Verilog HDL Videos

Verilog Programming Series – 4 to 1 MUX

This video explains how to write a synthesizable Verilog program for 4to1 multiplexer using the ‘case’ statement and the importance of default statement while implementing the combinational logic.

In this video blogging series, we will be explaining the Verilog coding style for various building blocks like Adder, Multiplexer, Decoder, Encoder, ALU, Flip-Flops, Counter, RAM, and FSM. Understanding the coding style of all the building blocks will help you to implement any sub-system or IP in Verilog HDL as an RTL programming expert. Stay tuned! 

To learn Verilog Programming in detail, please explore our online Design Methodologies course at  https://elearn.maven-silicon.com/vlsi-design-course 

Exit mobile version